



## CIRCUIT DESIGN PROJECT

## Hochschule Ravensburg - Weingarten

Morse Code Generator

Project By: Noble Saji Pathil - 32374

Lavanya Haridas - 33530

Guided By: Dr.-Ing., Professor Andreas Siggelkow

Submitted on: 18.04.2022

## Acknowledgement

We are glad to express our indebtedness to our guide Prof. Dr. Andreas Siggelkow, Department of Electrical Engineering and Information Technology, Hochschule Ravensburg - Weingarten, for his valuable time and guidance, constant encouragement and kind help at various stages for the execution of the project task.

Also, Many students, especially my classmates and team member himself, have made valuable suggestions on this proposal which gave us an inspiration to improve our assignment. We are thankful to all the Students who help me in order to improve and execute our Assignment.

#### **Abstract**

In this project, we developed an implementation of Morse code generation in VHDL (Very High Speed Integrated Circuit Hardware Description Language). In this project, we used two FPGAs. One is responsible for the generation of the Morse-Code, from the message which is received from the PC. The other FPGA is responsible for receiving the message via Morse Code and is converted into ASCII code using Binary Search Algorithm. Once the message is acquired, it is transmitted by UART RS-232 protocol. This project requires two FPGAs- MAX1000 and hardware setup. We have designed out Circuitry to make computations as accurate as possible. We had to put our hard efforts to make it accurate so that for the large scale production of the chips executing this circuitry can be an optional design.

### Requirement and Objectives of the project

The objective of this project is to learn how an engineer should design the Circuitry using VHDL programming, how things actually works in the real world. The ultimate target is to transmit the message from one point to other. From the PC, a C or C++ program needs to be written, which transmits the message from PC to the FPGA via UART receiver RS-232 protocol. Once the FPGA starts receiving the message via UART, one FPGA should be able to convert those characters in the message into Morse-Code. Once the FPGA generates the morse code signal, it is connected to an LED and start dispatching the characters through that LED. The speed should be 15 words per second. On the other side, another FPGA should be able to receive the morse encoded code via a Photo diode. Once, it receives the characters, it will convert it back in ASCII format and transmits it to another PC. On another PC, there is another C or C++ code which reads those ASCII characters and prints the message on the terminal. For testing, GTK term has been used for the project.

There were certain requirement that has also been taken into consideration:

- The requirement is that the system should be able to transmit the message using morse code generation at 15 words per second.
- Finite State Machine algorithm has been used to prevent latches.
- The whole block should have at least 4 signals: reset, clock, sensor signal, and txd signal.
- System clock speed is required to be 12MHz.
- The transmission should be using UART considering RS-232 protocol at 9K6 Hz.

In the top level, it seems like that there are just two block that has been doing all the work. But actually, it works quite opposite. It has been divided into multiple small blocks that carries out small tasks and at the end, when all the blocks are connected, it seems like something big is happening.

## Contents

| Li           | List of Figures                                                   |      |                                           | vi                                |
|--------------|-------------------------------------------------------------------|------|-------------------------------------------|-----------------------------------|
| 1            | 1 Introduction 1.1 Introduction to FPGA                           | <br> | <br>                                      | . 1                               |
| 2            | 2 GUIDELINES AND REQUIREMENT 2.1 Design Guidelines                |      |                                           |                                   |
| 3            | 3 History / Revision / Change Management                          |      |                                           | 5                                 |
| 4            | 4 CIRCUIT DESIGNING WITH VHDL  4.1 Top Level Block Diagram Entity | <br> | <br>· · · · · · · · · · · · · · · · · · · | . 8<br>. 8<br>. 9<br>. 10<br>. 11 |
| $\mathbf{R}$ | References                                                        |      |                                           | 14                                |

# Section with acronyms

# List of Figures

| 1  | Top Level Entity                                 |
|----|--------------------------------------------------|
| 2  | Morse Code Transmission Architecture             |
| 3  | Morse Code Reception Architecture                |
| 4  | The UART bit sequence                            |
| 5  | UART Receiver Entity                             |
| 6  | An Entity of the Morse Code Conversion block     |
| 7  | Entity of the Morse Reader Entity                |
| 8  | architecture of the Binary Search Tree Algorithm |
| 9  | Entity of the Baud rate generator                |
| 10 | UART protocol diagram                            |
| 11 | Entity of the transmission block                 |

### 1 Introduction

There are certain arrangements needed in order to do the design of this Circuitry, such as the Hardware Setup, Software Setup for Simulation and Software to upload the code to the FPGA boards. These things are going to be discussed in this Chapter. In order to upload the code into the FPGA board, a short description is required for the FPGA.

#### 1.1 Introduction to FPGA

A Field Programmable Gate Array (FPGA) is a semiconductor device containing programmable logic components and programmable interconnects. The programmable logic components can be programmed to duplicate the functionality of basic logic gates such as AND, OR, NOT, XOR or more complex combinational functions such as decoders or math functions. The FPGA configuration is generally specified using a hardware description language (HDL). The most common FPGA architecture consists of an array of logic blocks called Configurable Logic Block (CLB) or Logic Array Block (LAB), I/O padsto make off chip connections and programmable routing channels to implement logical functions. FPGAs have analogue features in addition to digital functions. The most common analogue feature is programmable slew rate and drive strength on each output pin. Another relatively common analogue feature is differential comparators on input pins designed to be connected to differential signalling channels.

#### 1.2 Introduction to the hardware used for the Project

The MAX1000 FPGA development Board provides all the basic features and said to logically optimized.

- For applications where logic densities matters more than I/O count.
- Ideal for logic integration, DSP co-processing and embedded control, requiring significant processing and narrow or few interfaces.

For the project, MAX1000 FPGA development board is used. The MAX1000 FPGA board comes built in with many peripherals that help in the proper working of the board and also in interfacing the various signals to the board itself. It has dual flash inside, ADC with 8x12Bits, temperature range of 0...85°C, supply through USB pin, on-board USB programmer, MEMS Oscillator of 12 MHz.

Moreover, it has about 8000 Logic gates and has 1 Msps 12 bit ADC for analogue signals and 3.3V power supply. Some more features includes embedded SRAM, DSP blocks, instant-on within milliseconds and the abality to implement intel soft core embedded processor to perform microcontroller tasks.

#### 1.3 Information about VHDL

VHDL(VHSIC-Very High Speed Integrated Circuit Hardware Description Language) is a hardware description language used in electronic design automation to describe digital and mixed-signal systems such as field-programmable gate arrays and integrated circuits. VHDL can also be used as a general purpose parallel programming language. VHDL is commonly used to write text models that describe a logic circuit. Such a model is processed by a synthesis program, only if it is part of the logic design. A simulation program is used to test the logic design using simulation models to represent the logic circuits that interface to the design. This collection of simulation models is commonly called a testbench.

A VHDL simulator is typically an event-driven simulator. This means that each transaction is added to an event queue for a specific scheduled time. E.g. if a signal assignment should occur after 1 nanosecond, the event is added to the queue for time +1ns. Zero delay is also allowed, but still needs to be scheduled: for these cases Delta delay is used, which represent an infinitely small time step. The simulation alters between two modes: statement execution, where triggered statements are evaluated, and event processing, where events in the queue are processed.

VHDL has constructs to handle the parallelism inherent in hardware designs, but these constructs (processes) differ in syntax from the parallel constructs in Ada (tasks). Like Ada, VHDL is strongly typed and is not case sensitive. In order to directly represent operations which are common in hardware, there are many features of VHDL which are not found in Ada, such as an extended set of Boolean operators including NAND and NOR.

VHDL has file input and output capabilities, and can be used as a general-purpose language for text processing, but files are more commonly used by a simulation testbench for stimulus or verification data. There are some VHDL compilers which build executable binaries. In this case, it might be possible to use VHDL to write a testbench to verify the functionality of the design using files on the host computer to define stimuli, to interact with the user, and to compare results with those expected. However, most designers leave this job to the simulator.

It is relatively easy for an inexperienced developer to produce code that simulates successfully but that cannot be synthesized into a real device, or is too large to be practical. One particular pitfall is the accidental production of transparent latches rather than D-type flip-flops as storage elements.

One can design hardware in a VHDL IDE (for FPGA implementation such as Xilinx ISE, Altera Quartus, Synopsys Synplify or Mentor Graphics HDL Designer) to produce the RTL schematic of the desired circuit. After that, the generated schematic can be verified using simulation software which shows the waveforms of inputs and outputs of the circuit after generating the appropriate testbench. To generate an appropriate testbench for a particular circuit or VHDL code, the inputs have to be defined correctly. For example, for clock input, a loop process or an iterative statement is required[12]

A final point is that when a VHDL model is translated into the "gates and wires" that are mapped onto a programmable logic device such as a CPLD or FPGA, and then it is the actual hardware being configured, rather than the VHDL code being "executed" as if on some form of a processor chip.

## 2 GUIDELINES AND REQUIREMENT

Everything related to circuit designing with VHDL will be discussed in this Chapter. This chapter includes the design guidelines that has to be done while programming with VHDL. These guidelines are ideal and are currently used worldwide. This chapter also describes the requirements that need to be fulfilled.

#### 2.1 Design Guidelines

There are certain guidelines that need to follow:

- 1. A filename or dirname MUST NOT start with a special char or a number.
- 2. A dot MUST BE used as a separator between filename and its extension.

Example: content of the file has to be

mycirc\_e.vhd a VHDL-entity called mycirc\_e

mycirc\_a.vhd a VHDL-entity called mycirc\_a or mycirc\_a1

README.txt some text

- 3. VHDL directories should be in the Tree Structure. This tree structures of four more directories inside(Documentation, Presentation, gcc and VHDL). The documentation directory consists of a report.pdf file(file name can be anything). The Presentation directory should consist a presentation.ppt or .pptx (filename can be anything). The gcc directory consists of the C-code that reads the data coming from the port ttyS0. The VHDL code should have the three more directories, sim it consists of the simulation work file used in ModelSim to stimulating the code; src it consists of the all the files related to VHDL program with the top level file.
- 4. In source files, Each ENTITY has its own file. Each ARCHITECTURE has its own file. And each Architecture has its own TESTBENCH(es).
- 5. Use of TABS is forbidden.
- 6. Using more than 80 characters per line is forbidden.
- 7. For signal-names in entities, the following rule should be applied:

• rb\_i : input, async. Global reset, active low

• cp\_i : input, async. Global System clock, active at rising edge

• xx\_i : input signal named xx\_i

• xx\_o : output signal named xx\_o

• xy\_io : in-out signal

8. For all signals in Architecture, rules are: xyz\_s: an internal signal named xyz\_s

- 9. All architectures containing memory must have an input called rb\_i and cp\_i.
- 10. All architecture containing no memory must not have an input called rb\_i and cp\_i.
- 11. Constants and components must be defined in a Package

#### 2.2 Requirements

There are certain requirements that need to be fulfilled. This requirement section basically consists of Hardware requirements and software requirements.

The Hardware requirements includes:

- A two PC-FPGA set up for morse code conversation and message transmission.
- A photo diode to be connected on the reception FPGA
- DB9 RS-232 Cables from FPGA board to PC and vice versa
- System Clock and Asynchronous Reset button
- Two MAX1000 FPGA board for circuits implementation
- UART for data transmission to PC
- PC with UART interface

The Software requirements includes:

- VHDL for Programming FPGA and UART
- C-code for printing the data coming from the port ttyS0 or ttyS1 at the baudrate 9600 Hz
- MODELSIM or System Simulation
- ISE for synthesizing the VHDL program and uploading to the FGPA board

## 3 History / Revision / Change Management

This chapter consists of the changes and revision done through out the project.

| Version no. | Comment                      | Date       |  |
|-------------|------------------------------|------------|--|
| 0.1         | First Draft of Specification | 18.04.2022 |  |

#### 4 CIRCUIT DESIGNING WITH VHDL

A brief overview of the top level of the Circuit blocks will be described in this chapter. Moreover, the top level consists of some small blocks such as Counters, multiplexers, etc is going to described in this chapter.

#### 4.1 Top Level Block Diagram Entity



Figure 1: Top Level Entity

- 1. **cp\_i**: cp\_i denotes the system clock. It is a contineous sequence of low and High on the line providing to it. The system clock is needed to synchronize all the components that is running on the FPGA board. That means, they all do their work only if the clock is high;never when it's low. And because of the clock speed is set above the longest time any signal needs to propogatethrough any circuit on the board,this signals is preventing signals from arriving before other signals and thus makes everything safe and synchronyzed.
- 2. **rb\_i:** rb\_i denotes the reset button signal. It is an active low signal. It is a signal that initialize the complete system. Reset can be switch button or a push button and is generally used by the user. It restart all the interfaces and all the State Machines which are working inside the FPGA chip, are forced to go to its initial state.
- 3. rx\_data\_i: rx\_data\_i is the signal that is coming from the PC, that is placed on the FPGA Set up. This signal is responsible for transmitting the message characters to the FPGA via ASCII.
- 4. **mc\_o:** mcøsignal is the signal which is being forwarded to the LED, which represents the Morse code transmission via the dot and dash blinking of the LED.
- 5. **mc\_i**: mc\_i signal is the signal which represent the morse encoded signal and is taken as an input in the another FPGA.
- 6. **txd\_o:** txd\_o signal is the signal which represent the transmission of the Morse to ASCII converted data.
- 7. There were also some other signals that has been taken out, just for testing purpose.

#### Morse-Code Transmission



Figure 2: Morse Code Transmission Architecture



Figure 3: Morse Code Reception Architecture

#### 4.2 Top level block diagram Architecture

As it can be seen, the top level architecture is a divided into two parts and it is very hard to understand everything at a single glance. Basically, it provides an architecture where a message is sent from one place to another using the Morse code generator.

As it becomes a bit complicated to understand, let's try to break it down into small modules. The very first module is uart\_receiver\_e which received the recipient data, which is coming from the PC serially, is being received into a 8-bit data representing a character in ASCII and a finish signal representing that the 8-bit data is received and signals the following component to start the computation.

The next module is mc\_conversion\_e block. This is bascially responsible for converting the ASCII received data into Morse-Code and this signal is forwarded to the LED through which the morse encoded worded is transmitted.

The next module is morse\_reader\_e block. This is implemented on the recipient side of the system. The signal from the photo diode is forwarded to this component. This component reads the morse code and converts it into ASCII word representing the character and is forwarded to the following component.

The next block is the brd\_gen\_e block. This block keeps on generating the brd\_o which is the 9K6 baud rate signal. It also generates the one second signal which represents the heart beat signal for the FPGA.

The last remaining is the Transmission\_e (UART) block. It is responsible for sending the ASCII data that is coming from the morse\_reader\_e serially through a single signal. That is the output of the top level architecture and is connected to the computer.



Figure 4: The UART bit sequence

So far, the overview of the top level architecture is explained. The detailed description of each block is given in the following sections.

#### 4.3 uart\_receiver\_e

The entity of the uart\_receiver\_e looks like:



Figure 5: UART Receiver Entity

As mentioned above, this block is implemented for receiving the message using UART protocol from the PC. This is an Synchronous block and has asynchronous reset signal which resets the whole block. The output of this block gives out two signals, rx\_data\_o which passes 8 bit ASCII data of the characters in the message and rx\_finish\_o, which shows that the reception is finished and the data is valid.

#### 4.4 mc\_conversion\_e

The mc\_conversion\_e is a block which converts the ASCII character of 8 bit into morse code and is transmitted to the LED. This is done using Logic table and a bunch of multiplexers. Using the logic table, the ASCII character is translated to Morse encoded code and clears the necessary signals if needed.



Figure 6: An Entity of the Morse Code Conversion block

#### 4.5 morse\_reader\_e

The morse\_reader\_e block is responsible for reading the signals or dot and dashes which is coming from the photo diode and is converted into the ASCII character.

This is how the architecture of the morse\_reader\_e looks like :



Figure 7: Entity of the Morse Reader Entity

The conversion of Morse code to ASCII characters is done using Binary Search Tree Algorithm. This follows a tree like structure and deducts the ASCII characters.



Figure 8: architecture of the Binary Search Tree Algorithm

#### 4.6 brd\_gen\_e

This block is responsible for generating the 9600 Hz Baud rate signal. It also generates the one second signal which represents for the heart beat of the system.

The entity seems to be like:



Figure 9: Entity of the Baud rate generator

### 4.7 Transmission (UART)

As mentioned above, this block is responsible for transmitting the data to the computer. UART is a device that has the capabilities to both receive and transmit data. UART exchanges text data into American Standard Code For Information Interchange(ASCII) format. In that, each alphabetical character is encoded by 7-bits and transmitted as 8 data bits. The transfer of the ASCII pattern is being done inside the transmission block(UART). For the transmission, the UART protocol wraps this 8-bit sub word with a start bit in the least significant bit and a stop bit in the most significant bit. The

diagram shown below shows a lot of things about the UART:



Figure 10: UART protocol diagram

UART transmitter controls transmission by fetching a data word in parallel format and directing the UART to transmit it in a serial format. Likewise, the Receiver must detect transmission, receive the data in serial format, strip of the start and stop bits, and store the data word in a parallel format. Since the UART is asynchronous in working, the receiver does not know when the data will come, so receiver generate local clock in order to synchronize to transmitter whenever start bit is received. Asynchronous transmission allows data to be transmitted without the sender having to send a clock signal to the receiver. The transmitter and receiver agree on timing parameters in advance and special bits are added to each word which is used to synchronize the sending and receiving units. When a word is given to the UART for Asynchronous transmission, a bit called the "Start Bit" is added to the beginning of each word that is to be transmitted. The Star Bit is used to alert the receiver that a word of data is about to be sent, and to force the clock in the receiver into synchronization with the clock in the transmitter. After the Start Bit, the individual bits of the word of data are sent, with the Least Significant Bit (LSB) being sent first. Each bit in the transmission is transmitted for exactly the same amount of time as all of the other bits, and the receiver "looks" at the wire at approximately halfway through the period assigned to each bit to determine if the bit is a 1 or a 0. For example, if it takes two seconds to send each bit, the receiver will examine the signal to determine if it is a 1 or a 0 after one second has passed, then it will wait two seconds and then examine the value of the next bit, and so on. Then at least one 4 Stop Bit is sent by the transmitter. Because asynchronous data is "self-synchronous", if there is no data to transmit, the transmission line can be idle.



Figure 11: Entity of the transmission block

## References

- [1] <a href="https://en.wikipedia.org/wiki/Field-programmable\_gate\_array">https://en.wikipedia.org/wiki/Field-programmable\_gate\_array</a>
- [2] <a href="https://www.xilinx.com/products/silicon-devices/fpga/what-is-an-fpga">https://www.xilinx.com/products/silicon-devices/fpga/what-is-an-fpga</a>. html>
- [3] <https://en.wikipedia.org/wiki/VHDL>
- [4] <https://www.101computing.net/wp/wp-content/uploads /morse-code-binary-tree-bg.png>
- [5] <a href="mailto://alpharithms.s3.amazonaws.com/assets/img/ascii-chart/ascii-table-alpharithms-scaled.jpg">https://alpharithms.s3.amazonaws.com/assets/img/ascii-chart/ascii-table-alpharithms-scaled.jpg</a>